## Electrical Stability of Power Efficient Half Corbino Hydrogenated Amorphous Silicon Thin-Film Transistors

Hojin Lee\*, Hyunseung Jung, Keun-Yeong Choi, and Jerzy Kanicki<sup>1</sup>

MEMS Display and Sensor Laboratory, School of Electronic Engineering, Soongsil University, Seoul 156-743, Korea <sup>1</sup>Displays and Detectors Laboratory, Department of Electrical Engineering and Computer Science, The University of Michigan, Ann Arbor, MI 48109, U.S.A.

Received September 2, 2011; accepted October 22, 2011; published online November 21, 2011

In this paper, we study the electrical properties and current-temperature stress (CTS) induced electrical instability of half Corbino and fork-shaped hydrogenated amorphous silicon (a-Si:H) thin-film transistors (TFTs) fabricated on the same substrate. The influence on overall electrical properties of the threshold voltage shift of half Corbino a-Si:H TFT is discussed in comparison to fork-shaped a-Si:H TFT. The results indicate that half Corbino a-Si:H TFT has improved ON-current levels and electrical stability in comparison to fork-shaped a-Si:H TFT with the similar structural dimension. © 2011 The Japan Society of Applied Physics

In order to achieve a high device width (W) to length (L) ratios in a limited layout space, interdigitated electrodes were first adapted in metal oxide semiconductor field-effect transistors (MOSFETs).<sup>1,2)</sup> Organic thinfilm transistors (OTFTs) also employed these structures to increase ON-current characteristics,<sup>3,4)</sup> while bi-polar power transistors have generally used comb-like contact electrodes to minimize current crowding.<sup>5)</sup> Recently, the comb-shaped electrodes have also been used in field-effect hydrogenated amorphous silicon (a-Si:H) solar cells to enhance the output power.<sup>6)</sup> In a-Si:H TFT, one pair of interdigitated, so-called fork-shaped electrode was introduced to reduce a gate-to-source capacitance and a photo-leakage current that are critical for high-resolution active-matrix liquid crystal displays (AM-LCDs).<sup>7,8)</sup>

Previously we reported the design and electrical properties of half-Corbino a-Si:H<sup>9)</sup> and fork-shaped TFTs<sup>10)</sup> to be used for active-matrix organic light-emitting diode (AM-OLED) displays. To assess potential of half-Corbino TFT for future display applications, it is essential to evaluate its electrical stability. In this paper, we report on the enhanced ONcurrent level of the fabricated half-Corbino a-Si:H TFT and its electrical stability in comparison to a conventional fork-shaped TFT fabricated using the same a-Si:H TFT technology. We present detailed studies of the currenttemperature stress (CTS) induced electrical instability of half Corbino and fork-shaped a-Si:H TFTs.

Inverted stagger fork-shaped a-Si:H TFT and half Corbino a-Si:H TFT were fabricated with five photo-masks process used in the processing of the active-matrix liquid crystal displays (Fig. 1). Detailed process steps can be found in the previous publication.<sup>9)</sup> As shown in Fig. 1(b), the fabricated half-Corbino a-Si:H TFT consists of rod-shape inner electrode (radius  $R_1 = 5 \,\mu\text{m}$ ) and half-circle shape outer electrode (radius  $R_2 = 11 \,\mu\text{m}$ ) while fork-shaped a-Si:H TFT [Fig. 1(a)] consists of rod-shape inner electrode (length  $a = 6 \,\mu\text{m}$ ) and U-shape outer electrode (overlap width  $b = 10 \,\mu\text{m}$ ). In both half Corbino and fork-shaped TFTs, the bottom gate electrode is large enough to cover entire channel region of transistor. In order to compare the output characteristics of half Corbino and fork-shaped a-Si:H TFTs for different drain bias conditions, we swept the drain bias from 0 to 20 V for a fixed gate bias (= 20 V) as in Fig. 2.



**Fig. 1.** (Color online) Photographs of the fabricated (a) fork-shaped and (b) half-Corbino a-Si:H TFTs. Drain to inner electrode and source to outer electrode.

Next, we measured the transfer characteristics of half-Corbino and fork-shaped a-Si:H TFTs; we swept the gate bias from 25 to 0 V and swept it again from 0 to 25 V for various drain voltages to extract their electrical parameters.

A series of CTS measurements of half Corbino and forkshaped a-Si:H TFTs were performed by using a semiconductor parameter analyzer (HP 4156A) under an accelerated stress condition by setting the stress temperature ( $T_{\text{STR}}$ ) at 80 °C. During the CTS measurements, we connected the gate and drain bias (inner-electrode) together and continuously applied the current through the drain to the TFTs. Source (outer-electrode) of the TFT was grounded. So the TFTs operate in the saturation regime. First, we applied same drain

<sup>\*</sup>E-mail address: hojinl@ssu.ac.kr



**Fig. 2.** (Color online) Comparison of output characteristics of half-Corbino and fork-shaped a-Si:H TFTs with the similar geometric dimension of channel length =  $6 \,\mu m$  and overlap =  $10 \,\mu m$ : where (a) source bias is on U-shape electrode, and (b) source bias is on rod shape electrode.

current values ( $I_{DS} = 2$  and  $4 \mu A$ ) on U-shape electrode of each TFT that corresponds to the OLED luminance of 5,000 and  $10,000 \text{ cd/m}^2$ , respectively, for the emission efficiency of 3.0 cd/A and the pixel size of  $300 \times 100 \,\mu\text{m}^2$ .<sup>10</sup> The total stress time  $(t_{\text{STR}})$  was 10,000 s, and we only interrupted the applied stress for 60 s to measure the transfer characteristics. We performed thermal annealing at 200 °C for 2 h to ensure the consistent initial properties of the a-Si:H TFTs before each CTS measurement.<sup>11)</sup> Then, we changed the drain bias condition (drain current on rod shape electrode), and repeated the same CTS measurement for both TFTs. Using the effective channel width calculated by Lee *et al.*,  $^{9,10)}$  we extracted the threshold voltages using the maximum slope method over the stress time for each drain bias condition.<sup>9)</sup> The threshold voltage shift  $(\Delta V_{\text{th}})$  is defined as follows:  $\Delta V_{\rm th}(t) = V_{\rm th}(t = t_{\rm STR}) - V_{\rm th}(t = 0).$ 

In order to calculate the power efficiency of half-Corbino TFT in comparison to fork-shaped TFT, we compare the output current levels of the fork-shaped TFT with half-Corbino TFT of the similar dimension as shown in Fig. 2. As shown in the figure, for the same drain bias voltage (= 20 V), the output current of half-Corbino TFT (= 8.64  $\mu$ A) is larger than that of fork-shaped TFT with the similar dimension (= 5.33  $\mu$ A) by 1.62 times. Even for the other bias condition (drain on the U-shape and source on the rod-



**Fig. 3.** (Color online) Threshold voltage shifts ( $\Delta V_{\text{th}}$ ) of half-Corbino and fork-shaped a-Si:H TFTs as a function of stress time ( $t_{\text{STR}}$ ) in a semi-log scale for different drain bias conditions where (a) source bias is on U-shape electrode, and (b) source bias is on rod shape electrode. The applied current levels and the stress temperature ( $T_{\text{STR}}$ ) are 2µA, 4µA, and 80 °C, respectively.

**Table I.** Extracted parameters of half Corbino TFT and fork-shaped TFT: (a) when source is applied on U-shaped electrode and (b) when source is applied on rod shaped electrode.

| Bias condition                                      | Source on rod shape |              | Source on U-shape |              |
|-----------------------------------------------------|---------------------|--------------|-------------------|--------------|
|                                                     | Fork-shaped         | Half Corbino | Fork-shaped       | Half Corbino |
| $V_{\rm TH}$ (V)                                    | 0.226               | 0.441        | 0.769             | 0.894        |
| $\mu_{\rm FE}~({\rm cm}^2{\rm V}^{-1}{\rm s}^{-1})$ | 0.405               | 0.536        | 0.420             | 0.477        |
| SS (mV/decade)                                      | 269.5               | 227.5        | 235.0             | 245.4        |

shape electrode), half-Corbino TFT still shows a higher output current (=  $6.99 \,\mu$ A) in comparison to fork-shaped TFT (=  $3.61 \,\mu$ A). Since we already established previously that asymmetric electrode configuration results in the asymmetric electrical properties depending on the bias condition,<sup>9,10)</sup> by using predefined geometric factors of half-Corbino and fork-shaped TFTs, the electrical parameters of each a-Si:H TFT are extracted and summarized for both bias conditions in Table I.

Figure 3 shows the  $\Delta V_{\text{th}}$  results of half-Corbino TFT as a function of stress time ( $t_{\text{STR}}$ ) in comparison to fork-shaped TFT. The  $\Delta V_{\text{th}}$  of half-Corbino TFT for different stress currents (= 2 and 4  $\mu$ A) on U-shape electrode are 0.39 and 0.72 V, respectively, while the  $\Delta V_{\text{th}}$  of fork-shaped TFT for the same stress conditions are 0.93 and 1.77 V, respectively.

When different stress currents are applied on the rod shape electrode, the  $\Delta V_{\text{th}}$  of half-Corbino TFT are 0.43 and 0.83 V, respectively, while the  $\Delta V_{\text{th}}$  of fork-shaped TFT are 1.02 and 1.84 V, respectively.  $\Delta V_{\text{th}}$  increases with increasing stress current level for the same TFT structure. The increase of  $\Delta V_{\text{th}}$  is larger in fork-shaped TFT than in half-Corbino TFT for the same stress current levels as well as for the same stress bias conditions! Because half-Corbino TFT exhibited smaller  $\Delta V_{\text{th}}$  than fork-shaped TFT for all current stress conditions, half-Corbino TFT will have better electrical stability (less  $\Delta V_{\text{th}}$ ) compared to a fork-shaped TFT with the similar structure dimension. Field-effect mobility ( $\mu_{\text{eff}}$ ) was also extracted from the transfer characteristics. The amounts of  $\mu_{\text{eff}}$  change ( $\Delta \mu_{\text{eff}}$ ) after the CTS measurements are negligible from their initial values for both TFT structures.

The fork-shaped a-Si:H TFT is generally used in AM-LCD as a switching transistor due to its low gate-to-source capacitance ( $C_{GS}$ ) and simple structure.<sup>10)</sup> In comparison to fork-shaped TFT, we expect the half-Corbino TFT used as a switching TFT with source bias on the rod-type electrode will have an the enhanced switching time due to its higher ON-current level. In AM-OLED with a simple pixel circuit electrode including at least two transistors, the dynamic power consumption is expressed by following equation during the programming stage:

$$Power_{program} = f C_{Total} V_{DS}^2, \qquad (1)$$

where f is the display driving frequency, and  $C_{\text{Total}}$  is sum of  $C_{\text{GS}}$ ,  $C_{\text{GD}}$ ,  $C_{\text{G}}$ , and  $C_{\text{ST}}$ . Here  $C_{\text{G}}$  is gate-to-channel capacitance, and  $C_{\text{ST}}$  is storage capacitance in AM-LCD. In general, the frame frequency and  $C_{\text{ST}}$  are fixed values in AMOLED. For half Corbino a-Si:H TFT, since the parasitic capacitance is reduced in comparison to standard TFT, the storage capacitor can be reduced to maintain the same feedthrough voltage level resulting in a lower value of the total capacitance of switching TFT. Therefore, for a certain gray level (a fixed drain bias), the power consumption of each pixel can be linearly reduced resulting in better power efficiency and enhanced pixel aperture ratio due to the reduction of storage capacitor.

By changing the device bias condition where source bias is applied he U-shape electrode, ON-current of half-Corbino TFT can be increased. In this configuration, half-Corbino TFT can be also used as driving transistor for AM-OLED displays. During the driving state, the power consumption becomes a static model due to the DC bias ( $V_{DD}$ ) on the driving transistor, and it is defined as the static power consumption (Power<sub>driving</sub>) is expressed by following equation during the driving stage:

$$Power_{driving} = \frac{V_{DD}^2}{R_{TFT}},$$
(2)

where  $R_{\text{TFT}}$  is the channel resistance determined by  $V_{\text{GS}}$  (gate node voltage defined at the programming stage). Therefore, in order to reduce the  $V_{\text{DD}}$  level, we need to use a transistor with a large channel width (W/L can be large). Considering that the channel length is usually fixed value in the current a-Si:H technology, the channel width needs to be increased to achieve the power reduction. Using half-Corbino geometry, we can achieve a larger W/L by about 1.6 times than fork-shaped TFT over the similar device area.<sup>9)</sup>

In general, when the TFT is used as a driving transistor in AMOLED pixel circuit, it always suffers electrical stress by the OLED current since OLED is a current-driven device. Therefore, by using half-Corbino TFT as a driving TFT in the pixel circuit, we can expect a large enhancement in the electrical stability of pixel circuit for AMOLED due to the reduction of the effective channel width of transistor. This improvement in the electrical stability is achieved by the circle shape electrode of half-Corbino TFT which removes the sharp corners existing in fork-shaped TFT so that the locally intensified electric field in the channel can be alleviated to give a better device overall electrical performance and stability.<sup>12</sup>

In conclusion, we showed that due to the unique device geometry, the enhanced output current levels can be achieved in half-Corbino a-Si:H TFT under the same bias condition in comparison to fork-shaped a-Si:H TFT. We also studied the electrical instability of half-Corbino and fork-shaped TFTs under the current-temperature stress. It is found that the half-Corbino TFT shows better electrical stability compared to the fork-shaped TFT for similar W/L ratio despite of bias conditions. Enhanced electrical stability and improved output current properties of half-Corbino TFT are promising characteristics for the pixel circuit application in AM-OLEDs and other flat-panel displays.

**Acknowledgements** The authors would like to thank LG Display Co., Korea for technical support. This research was supported by the Ministry of Knowledge Economy (MKE), Korea, under the Convergence Information Technology Research Center (CITRC) support program (NIPA-2011-C6150-1102-0010) supervised by the National IT Industry Promotion Agency (NIPA).

- W. H. Wolf: *Modern VLSI Design* (Prentice-Hall, Upper Saddle River, NJ, 1998), 2nd ed.
- R. Schmechel, A. Hepp, H. Heil, M. Ahles, W. Weise, and H. V. Seggern: Proc. SPIE 5217 (2003) 101.
- R. F. Bianchi, R. K. Onmori, and R. M. Faria: J. Polym. Sci., Part B 43 (2005) 74.
- R. F. Pierret: Semiconductor Device Fundamentals (Addison-Wesley, Reading, MA, 1996).
- N. Matsuki, Y. Abiko, K. Miyazaki, M. Kobayashi, H. Fujioka, and H. Koinuma: Semicond. Sci. Technol. 19 (2004) 61.
- H. Wakai, N. Yamamura, S. Sato, and M. Kanbara: U.S. Patent 5055899 (1991).
- 8) J. Lee, J. Huh, and D. Kim: U.S. Patent 6274884 (2001).
- 9) H. Lee, C.-H. Liu, and J. Kanicki: Jpn. J. Appl. Phys. 50 (2011) 074203.
- 10) H. Lee, G. Yoo, J. S. Yoo, and J. Kanicki: J. Appl. Phys. 105 (2009) 124522.
- 11) G. Yoo, H. Lee, and J. Kanicki: IEEE Electron Device Lett. 31 (2010) 53.
- 12) N. Fujishima, A. Kitamura, and G. Tada: Jpn. J. Appl. Phys. 33 (1994) 567.

E. E. Hollis: *Design of VLSI Gate Array ICs* (Prentice-Hall, Upper Saddle River, NJ, 1987).